# 培训 07--EDA 使用技巧

# 预备工作

完成<u>培训 01--开发环境搭建</u>中的进阶配置,能够在终端执行 bash、make、xvlog、xelab、xsim、code、git 等命令

# Vivado 工程脚本化构建

很多时候,我们需要对自己编写的 Verilog 小模块进行评估(功能仿真、综合原理图)和确认,通过 GUI 界面进行工程构建的方式时比较费时的。下面介绍两种脚本化的工程构建方式

## 使用 Batch Mode 进行功能仿真

(这里以一个小模块 stack(LIFO)为例,任意一个小工程都可以)

建立一个工作目录,例如 stack (如果你手头没有这样的小工程,可以去本文附录获取代码) 将所有源代码放入工作目录的 src 文件夹,



在 Bash 命令行中依次输入下列命令(在工作目录执行),

xvlog --sv --work mylib src/\*.v src/\*.sv
xelab --debug typical -s simTest mylib.stack\_tb
xsim simTest -gui -wdb wave\_data.wdb

(注意: 在 linux 下可以直接执行,在 win 下的 cmd 中需首先执行 bash 命令)

(其中 stack\_tb 需要替换为实际仿真工程的的最顶层,一般是 tb 文件)

执行上述命令, 编译通过时将自动调出仿真界面,



在该界面可以添加波形进行仿真,



下次启动 xsim 时,执行,

```
xsim simTest -gui -wdb wave_data.wdb -view ../wave_config.wcfg
```

即可直接调出上次的仿真配置

## 使用 Project Mode 进行仿真和综合

使用 Vivado 的 Batch Mode 进行仿真时,无法使用 Relaunch Simulation 功能。如果对源代码 进行了修改,则只能重新运行一遍命令序列才能查看新的仿真。

为此,基于 Vivado 内建的 Tcl 指令,可使用自动化的 Project Mode 进行功能仿真。通过为仿真和综合指定不同的顶层,让观察波形、查看原理图更加方便。

编写 Tcl 脚本,命名为 run sim.tcl ,放在工作目录下

```
set sim top [lindex $argv 0]
set synth top [lindex $argv 1]
create project debug prj
add files -fileset sources 1 -norecurse
[glob ../src/*.v ../src/*.sv]
set property top $synth top [current fileset]
update compile order -fileset [current fileset]
set property elab link dcps false [current fileset]
set property elab load timing constraints false [current fileset]
set property top $sim top [get filesets sim 1]
update compile order -fileset sim 1
set property -name {xsim.simulate.runtime} -value {30ns} -objects
[get filesets sim 1]
set property -name {xsim.elaborate.load glbl} -value {false} -
objects [get filesets sim 1]
launch simulation -mode behavioral
save wave config ../${sim top} behav.wcfg
start gui
```

```
mkdir vvd_prj
cd ./vvd_prj
vivado -mode tcl -source ../run_sim.tcl -tclargs stack_tb stack
```

(最后的两个参数 **stack\_tb** 和 **stack**,需要替换为实际工程的的仿真最顶层和设计最顶层) 编译无误时自动调出仿真界面,且 Relaunch Simulation 功能可用



点击 Open Elaborate Design 可以查看综合出的电路原理图 (默认芯片 xc7vx485tffg1157-1),

这里给出一组示例脚本的组合(make、shell、tcl 配合),实现输入一个名称,开始一个工作流(期间只需编写 RTL,其余工作均通过脚本执行)

# 模板

创建一个模板目录 Template, 并创建下列文件 Makefile

```
#指定综合的顶层模块
SYNTH TOP = MODULE NAME
#指定仿真的顶层模块
SIM TOP = $(SYNTH TOP) tb
#指定新建工程的序号
INDEX = $(N)
Test_dir = batch_sim
Prj_dir = vvd_prj
OS Type = $(shell uname)
ifeq ($(OS_Type),MSYS_NT-10.0)
   Nut_path = C:/Users/kopera/Desktop/Nutstore/Coding/Verilog
else
   Nut path = /home/kopera/Nutstore/Coding/Verilog
endif
run:
   sh ./Touch linux.sh
echo:
   echo $(Nut_path)
#新建文件
create:
   mkdir src
   touch src/$(SIM TOP).sv
   touch src/$(SYNTH TOP).v
link:
   cd $(Nut_path) && mkdir $(SYNTH_TOP) && mkdir $(SYNTH_TOP)/src
   ln src/* $(Nut path)/$(SYNTH TOP)/src/
#编译
build:
   @if [ -e $(Test_dir) ]; then rm -rf $(Test_dir); fi
   mkdir $(Test_dir)
   cd $(Test_dir) && xvlog --sv --work
```

```
set sim top [lindex $argv 0]
set synth top [lindex $argv 1]
create project debug prj
add files -fileset sources 1 -norecurse
[glob ../src/*.v ../src/*.sv]
set property top $synth top [current fileset]
update_compile_order -fileset [current_fileset]
set_property elab_link_dcps false [current_fileset]
set property elab load timing constraints false [current fileset]
set property top $sim top [get filesets sim 1]
update_compile_order -fileset sim_1
set property -name {xsim.simulate.runtime} -value {30ns} -objects
[get filesets sim 1]
set property -name {xsim.elaborate.load glbl} -value {false} -
objects [get filesets sim 1]
launch simulation -mode behavioral
save wave config ../${sim top} behav.wcfg
start gui
```

load\_sim.tcl

```
set sim_top [lindex $argv 0]

start_gui
launch_simulation -mode behavioral
close_wave_config -force [current_wave_config]
open_wave_config ../${sim_top}_behav.wcfg
```

上述三个脚本是基础,在 Win 下和 Linux 下使用不同的脚本调用即可开启一个工作流。

# 在 Linux 下

编写一个 shell 脚本调用 Makefile

Touch\_linux.sh

make run

即可在上级目录创建一个工作目录并开始一个工作流

### 在 Win 下

编写一个 cmd 脚本调用 Makefile

Touch\_win.bat

```
@echo off
echo Please input the name...
set /p name=
md ..\%name%
cp .gitignore load_sim.tcl Makefile run_sim.tcl ..\%name%

cd ..\%name%
sed -i "s/_MODULE_NAME/%name%/" Makefile

make create
code .

pause
```

### > 此电脑 → Win10 (C:) → 用户 → kopera → 桌面 → Template

|   | 名称             | 修改日期           | 类型         | 大小   |
|---|----------------|----------------|------------|------|
| 7 | load_sim.tcl   | 21/04/25 17:42 | TCL 文件     | 1 KB |
| × | ☐ Makefile     | 21/09/20 17:01 | 文件         | 2 KB |
|   | run_sim.tcl    | 21/09/29 16:20 | TCL 文件     | 1 KB |
| * | Touch_linux.sh | 21/09/20 9:59  | SH 源文件     | 1 KB |
| × | Touch win.bat  | 21/09/20 9:59  | Windows 批处 | 1 KB |
| × | 模板脚本           | 21/09/02 9:19  | 文件         | 0 KB |
|   |                |                |            |      |

在 Win 下双击执行 Touch\_win.bat

```
★ 文件(F) 编辑(E) 选择(S) 查看(V) 转到(G) 运行(R) 终端(T) 帮助(H) Makefile - stack - Visual Studio Code
                ··· ≡ stack_tb.sv ≡ stack.v M Makefile ×
                                                                                                                                □ …
Ф
      打开的编辑器
                         M Makefile
        ≡ stack_tb.sv src
                           1 #指定综合的顶层模块
        ≡ stack.v src
                           2 SYNTH_TOP = stack
      × M Makefile
      STACK
                           4 #指定仿真的顶层模块
                         5 SIM_TOP = $(SYNTH_TOP)_tb
6
7 #指定新建工程的序号
8 INDEX = $(N)

    stack_tb.sv

      ≡ stack.v
≡ load_sim.tcl
     M Makefile
      ≡ run_sim.tcl
                          10 Test_dir = batch_sim
                          11 Prj_dir = vvd_prj
                          13 OS_Type = $(shell uname)
                           15
                           16 ifeq ($(OS_Type), MSYS_NT-10.0)
                                 Nut_path = C:/Users/kopera/Desktop/Nutstore/Coding/Verilog
                           17
                           18 else
                                 Nut_path = /home/kopera/Nutstore/Coding/Verilog
                          19
                          20 endif
                           21
                           22 run:
                                 sh ./Touch_linux.sh
                           23
                           24
                               echo:
```

(Makefile 中的顶层名会被自动替换)

### 功能示例

1、编译代码

make build

### 2、调试仿真

make debug

### 3、启动上次的工程

make launch

### 4、清空工程文件(保留源码)

make clean

# QuestaSim 的使用技巧

## 参考手册

### 在这里查阅文档







Tutorial : Basic Simulation

2、User's Manual: Design Libraries



Tutorial : Working With Multiple Libraries

3、User's Manual: Waveform Analysis



Tutorial : Analyzing Waveforms

4、User's Manual: Tcl and DO Files



Tutorial : Automating Simulation



## 进阶的章节

User's Manual: Code Coverage

覆盖率, 验证相关, 实际项目中有用到



User's Manual: Advanced Simulation Techniques - X Propagation in Simulation

X 态的传播,是一个曾被面试提问的主题



User's Manual: Generating Stimulus with Waveform Editor

不写 tb, 直接创建仿真激励, 用于某些简单测试任务



User's Manual: modelsim.ini Variables

了解相关配置项



## 键鼠快捷操作

图形界面手册中给出了键鼠快捷操作,

GUI Reference Manual: Keyboard Shortcuts and Mouse Actions



其中关于波形界面的操作使用频率最高,需要注意掌握

### Wave window mouse and keyboard shortcuts

The following mouse actions and keystrokes can be used in the Wave window.

| Mouse action                                                    | Result                                                                                         |
|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| < control - left-button - click on a scroll arrow >             | scrolls window to very top or bottom(vertical scroll) or far left or right (horizontal scroll) |
| < middle mouse-button - click in scroll bar trough> (UNIX) only | scrolls window to position of click                                                            |

| Keystroke                                                        | Action                                                                                              |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| i I or +                                                         | zoom in                                                                                             |
| o O or -                                                         | zoom out                                                                                            |
| f or F                                                           | zoom full; mouse pointer must be over the the cursor or waveform panes                              |
| l or L                                                           | zoom last                                                                                           |
| r or R                                                           | zoom range                                                                                          |
| <arrow up=""></arrow>                                            | scroll waveform display up by selecting the item above the currently selected item                  |
| <arrow down=""></arrow>                                          | scroll waveform display down by selecting the item below the currently selected item                |
| <arrow left=""></arrow>                                          | scroll waveform display left                                                                        |
| <arrow right=""></arrow>                                         | scroll waveform display right                                                                       |
| <page up=""></page>                                              | scroll waveform display up by a page                                                                |
| <page down=""></page>                                            | scroll waveform display down by a page                                                              |
| <tab></tab>                                                      | search forward (right) to the next transition on the selected signal - finds the next edge          |
| <shift-tab></shift-tab>                                          | search backward (left) to the previous transition on the selected signal - finds the previous edge  |
| <control-f> Windows<br/><control-s> UNIX</control-s></control-f> | open the find dialog box; searches within the specified field in the pathname pane for text strings |

切乎 @ljgibbs

## 常用命令

### **Quick Guide** : Key Command Arguments

### **Key Command Arguments**

### QVERILOG

The querilog command compiles, optimizes, and simulates Verilo System/Verilog designs in a single step.

1. automatic work library rereals on 2. support for all standard vlog arguments

2. support for all standard vlog arguments

3. support for CPC++ files via the System/Verilog DPI

4. implicit "run -ail", qui" unless using -i, -qui, -do (see -R below)

5. voxp preformance invoked (see the voxp section of this guide) otimizes, and simulates Verilog and

S. Work personance

Key arguments to qverilog

Hilaname

Verilog source code file to compile, one is

SCCOM

Links source code, required C++ compiler option
Compile with debugging info
Echo subprocess invocations on stdout
Includes SystemC verification library
SystemC files to be compiled -link [CPP option] [-scv] <filename(s)>

VCOM

VCOM

[-2008 [-2002 [-93] [-87] Choose VHDL 2008, 2002,1993, or 1987 [-check\_synthesis] [-debugVA] [-explicit] Heipler [-explicit] Heipler [-debugVa] [-synthesis] Heisel Heisel

### **VLOG**

VLOG
[-vlog95compat]
[-compat]
[-f -fliename>]
[-hazards]
[-help]
[-nodebug]
[-quiet]
[-R -simargs>]
[-refresh]
[-version]
[-v -library\_file>]
[-work -dibname>]
-filename(s)> Disable Veriling 2001 keywords
Disable event order optimizations
Pass in arguments from file
Enable run-time hazard checking
Display vlog syntax help
Hide Internal variables & structure
Disable loading messages
Invoke VSIM after compile
Regenerate lib to current version
Enables SystemVerilog keywords
Returns vlog version
Specify Veriling source library
Specify version
Specify beriling source library
Verlog file(s) to be compiled

Design optimization options
1. Optimized designs simulate faster, while non-optimized designs provide object visibility for debugging.
2. Use +acc with volv or vsim -voptargs with +acc for selective design object visibility during debugging.
3. Read "Optimizing Designs with vopt" in the User's Manual for additional information.

Key arguments to vopt

Key arguments to vopt
o-chame> Optimized design name
<design> (design optimized design unit
floaco=[spec=]+[-module=]] Enable design object visibility
+cover-beefsx Specifies coverage type(s)
nocover optimized optimi

VSIM

(assertdebug) Keep data for debugging assertion failures
[-assertdebug] Alternative file for recording assert messages
[-assume] Simulate PSL and Verilog assume directives ame as
assert directives
[-c] Run in cmd line mode
[-coverage] Individual Code Coverage
[-do'cmd']-(inleg) Individual Code Code Coverage
[-do'cmd']-(inl

Key Arguments to vcom/vlog +cover=bcefsx Specifies coverage type(s)

Key Arguments to vopt
+cover=bcefsx Specifies coverage type(s)
-nocover Disable coverage on all source files

Key Arguments to vsim
-coverage Enables statistics collection

SVA & PSL

Key arguments to vcom and vlog [spsflig-vflies] External PSL file [snoss] Ignore embedded PSL assertions Key arguments to vsim [-nopsi] Ignore embedded PSL assertions [-novax] ignore SystemVerlog concurrent assertions

Wave Window

add wave <item>
add wave '
add wave '
add wave -r /'
add wave abus(31:15)
view wave
view wave -new
write wave
-lett mouse button>
-middle mouse button>
-cright mouse button>
-ctirl-b
-(abb> (go right)) Wave specific signals/nets
Wave signals/nets in scope
Wave all signals/nets in design
Wave a slice of a bus
Display wave window
Display additional wave window
Print wave window to file
Select signal 7 Place cursor
Zoom options
Context Menu
Find next item
Search forward for next edge
Search backward for next edge
Zoom in | Zoom out
Zoom full | Zoom Last

Key modelsim.ini variables WLF\* WLFCacheSize



自行查阅 Command Reference Manual 并学习下面的常用指令

- .main clear
- add wave
- alias
- cd
- delete
- do
- force
- quit
- report
- restart
- run
- vlib
- vlog
- vopt
- vsim
- write format

# 使用 Git 进行版本控制

如果你对 Git 的命令行不熟悉或者还不知道 Git 可以做哪些事情时,我建议从 VsCode 集成的 Git 支持(图形界面)开始用起(在用的过程中,你会逐渐明确需求) 仍然以之前的工作目录为例,



# 建立本地仓库



# 排除不关心的文件

创建.gitignore 文件

```
########
#Exclude all
#########

*
!.gitignore
########
#Source files:
########
#Do NOT ignore VHDL, Verilog, block diagrams or EDIF files.
!src/*
!*.wcfg
```

### 代码修改追踪

修改代码后, 所有未提交的更改都会指示





关于 Git 的各概念及使用请自行学习

## 几处不重要的设置

### Vivado

### 编辑器中文注释乱码

Windows 下, Vivado 内置编辑器可识别 GB-2312 字符集的汉字 Linux 下, Vivado 内置编辑器可识别 UTF-8 字符集的汉字

## 编辑器更换等宽字体

大部分等宽字体都不支持中文(系统中自带的 Monospace 支持,但不够美观),等距更纱黑体 SC 支持中文字符集,可以将其设置为 vivado 自带编辑器的显示字体



拷贝字体到 Vivado 的 jre 环境中(Matlab 中设置字体同理)



### Vivado 中显示效果如下



## 内置仿真器波形配置方案

Vivado 的常规设置项保存在下面的文件里

\$(USER PATH)\AppData\Roaming\Xilinx\Vivado\2018.3\vivado.xml

### 波形设置项保存在下面的文件里

\$(USER PATH)\AppData\Roaming\Xilinx\Vivado\2018.3\waveform\wv.ini

通过修改 wv.ini 替换配色方案

默认的方案(暗色调)

```
ARE GRID LINES ON=true
IS_WAVEFORM_SHADOW_ON=true
IS NUM DISPLAYED ELEMENTS LIMITED=true
MAX NUM DISPLAYED ELEMENTS=64
DEFAULT RADIX=HEX
ARE TRIGGER MARKS ON=true
ARE_NAME_TOOLTIPS_ON=true
RULER UNITS=AUTO
WAVEFORM AREA BACKGROUND COLOR=246 241 232
WAVEFORM AREA FOREGROUND COLOR=0 0 0
NAME/VALUE AREA BACKGROUND COLOR=220 220 220
WAVEFORM AREA TEXT COLOR=0 0 0
NAME/VALUE AREA TEXT COLOR=0 0 0
SELECTED WAVEFORM AREA ITEM COLOR=51 153 102
CURSOR COLOR=255 102 0
MARKER COLOR=0 204 255
TRIGGER POINT COLOR=255 0 0
DEFAULT WAVEFORM COLOR=0 0 0
WAVEFORM TEXT COLOR=0 0 0
WAVEFORM VALUE UNINITIALIZED COLOR=255 165 0
WAVEFORM VALUE UNKNOWN COLOR=255 0 0
WAVEFORM_VALUE_HI-Z_COLOR=0 0 255
WAVEFORM VALUE WEAK COLOR=0 255 0
WAVEFORM_VALUE_DON'T_CARE_COLOR=190 190 190
TIME SCALE COLOR=0 0 0
GRID LINES COLOR=204 204 204
FLOATING RULER COLOR=225 207 0
DIVIDER BACKGROUND COLOR=192 192 192
CAPTURE WINDOW EVEN COLOR=0 0 0
CAPTURE WINDOW ODD COLOR=255 255 255
ASSOCIATION/DEPENDENCY LINE COLOR=0 255 255
NAME COLUMN WIDTH=175
VALUE COLUMN WIDTH=79
```

## 彻底关闭 WebTalk

Win 下修改如下文件

```
@echo off
 2 setlocal
3 rem #
4 rem # COPYRIGHT NOTICE
5 rem # Copyright 1986-2014 Xilinx, Inc. All Rights Reserved.
6 rem #
9 rem # Setup default environmental variables
11 rem # RDI_BINROOT - Directory *this* script exists in
12 rem # E.x.
13 rem #
           /usr/Test/Install/bin/example
14 rem # RDI_BINROOT=/usr/Test/Install/bin
15 rem #
16 rem # RDI APPROOT - One directory above RDI BINROOT
17 rem # E.x.
          /usr/Test/Install/bin/example
RDI_APPROOT=/usr/Test/Install
18 rem #
19 rem #
20 rem #
21 rem # RDI_BASEROOT - One directory above RDI_APPROOT
22 rem # E.x.
           /usr/Test/Install/bin/example
23 rem #
24 rem #
            RDI_BINROOT=/usr/Test
25 rem ##
26 set RDI PROG=%~n0
27 call "%~dp0setupEnv.bat"
28
29  rem # Set XILINX_VIVADO
30  set RDI_SETUP_ENV_FUNCTION=DIRNAME
31 call "%RDI_BINROOT%/setupEnv.bat" "%RDI_BINROOT%" XILINX_VIVADO
32
33 rem ##
34 rem # Launch the loader and specify the executable to launch
36 rem #
37 rem # Loader arguments:
38 rem # -exec -- Name of executable to launch
39 rem ##
40 rem call "%RDI_BINROOT%/loader.bat" -exec %RDI_PROG% %*
```

## QuestaSim

## 调整配色方案

默认的配色方案是暗色调,这里给出一种亮色调配色







### 控制台输出高亮

设置控制台输出高亮, 增强可读性



### 编辑器字符集设置

支持 UTF-8 和 GB2312, 在这里设置



## 附录

工程源码和脚本模本可以在这里下载